ImageVerifierCode 换一换
格式:PPTX , 页数:21 ,大小:3.30MB ,
文档编号:3295587      下载积分:22 文币
快捷下载
登录下载
邮箱/手机:
温馨提示:
系统将以此处填写的邮箱或者手机号生成账号和密码,方便再次下载。 如填写123,账号和密码都是123。
支付方式: 支付宝    微信支付   
验证码:   换一换

优惠套餐
 

温馨提示:若手机下载失败,请复制以下地址【https://www.163wenku.com/d-3295587.html】到电脑浏览器->登陆(账号密码均为手机号或邮箱;不要扫码登陆)->重新下载(不再收费)。

已注册用户请登录:
账号:
密码:
验证码:   换一换
  忘记密码?
三方登录: 微信登录  
下载须知

1: 试题类文档的标题没说有答案,则无答案;主观题也可能无答案。PPT的音视频可能无法播放。 请谨慎下单,一旦售出,概不退换。
2: 本站所有资源如无特殊说明,都需要本地电脑安装OFFICE2007和PDF阅读器。
3: 本文为用户(三亚风情)主动上传,所有收益归该用户。163文库仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。 若此文所含内容侵犯了您的版权或隐私,请立即通知163文库(点击联系客服),我们立即给予删除!。
4. 未经权益所有人同意不得将文件中的内容挪作商业或盈利用途。
5. 本站仅提供交流平台,并不能对任何下载内容负责。
6. 下载文件中如有侵权或不适当内容,请与我们联系,我们立即纠正。
7. 本站不保证下载资源的准确性、安全性和完整性, 同时也不承担用户因使用这些下载资源对自己和他人造成任何形式的伤害或损失。

版权提示 | 免责声明

1,本文(芯片封装系统信号完整性协同分析课件.pptx)为本站会员(三亚风情)主动上传,163文库仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。
2,用户下载本文档,所消耗的文币(积分)将全额增加到上传者的账号。
3, 若此文所含内容侵犯了您的版权或隐私,请立即通知163文库(发送邮件至3464097650@qq.com或直接QQ联系客服),我们立即给予删除!

芯片封装系统信号完整性协同分析课件.pptx

1、Chip-Package-System(CPS)Signal Integrity Co-AnalysisAgenda2 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017 Traditional Industry Trend for Memory Interface Performance Check ANSYS Chip-Package-System Signal Integrity Solutions Detail Flow Demonstration based on DDR DesignTraditional Performance Check of

2、DDRPHY ProviderManufacturing&MeasurementDesign multiple test IPs with required functions before mass production3 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017Select IP with the best performanceNo IP meeting target performance,needs tremendous effort for root-causing,fixing designLate problem detectionC

3、ost Driven,Long TATThe Higher Performance,the more difficult release products on time Shadow area to SoC chip maker using 3rd part DDRPHYSimulation based Performance Checking Solution is necessaryTraditional System Level Signal IntegrityDirect connection btw IO and PKG without on-die PDNGenerally co

4、nsider only signal networks onpackageCant consider power-to-signal coupling Power supply noise induced delayIBIS or TransistorAccuracy Loss due to insufficient data,high probability of under design4 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017Traditional IO Model for DDR Timing AnalysisIBISSimplestFas

5、test SimulationEasy to HandleConstant delay modelIndependent of supply voltageGlitch,non-convergenceTransistorMost AccurateGreatly longer simulation timeCant full bankanalysis due to capacityIdeal Chip Model isFaster than transistorFull Bank CapacityAs accurate as transistorIncluding IO circuit func

6、tion and intrinsic parasitic inside IO circuitIncluding Chip Layout(IO/Core PDN),IO decap cell5 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017Chip Signal Model(CSM)for DDR Timing AnalysisIncluding RDL,on-die de-capsMultiple power domainsPer pad/bump broadband modelCompact model enables fast simulation i

7、n spiceCore PDNIOPDNCIOM(Chip IO Model)Non-linear device I/O buffer macro-modelSpice-level accuracy with full I/O bank capacityCaptures impact of P/G noise on signalLoad independentLayout and circuit IP encryptionAlso IBIS 5.0 Generation availableChip Signal ModelCdevESRIntrinsic capacitance extract

8、ion of IO Cell6 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017Performance of CIOM and CSMCIOM enables faster and accurate analysis!CSM Measurement,biasedMeasurement,unbiasedCorrelation CSM vs.MeasurementComparison Xtor vs.CIOM vs.IBISCSM is well correlated with system level measurement7 2017 ANSYS,Inc.A

9、ugust 3,2017ANSYS UGM 2017IBIS/Xtor/CIOMOn-chip PDNIntrinsic Cap of IOChip Model Creation for Signal IntegrityChannel Connection&AnalysisCPS Signal Integrity for Chip DesignerAnsys Chip Signal ModelingJEDEC Timing AnalysisPG Noise AnalysisJitter AnalysisPackage/Board in SIwaveRLCG/S-parameterFor IO

10、CellCharacterizationIO Physical Design(GDS/LEF/DEF)IO Spice Netlist8 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017.Enables to predict power/signal Integrity performance check and optimization of DDRPHY.This flow is feasible to package designer who can get chip design infoCPS Signal Integrity for Packag

11、e DesignerIBIS/Xtor/CIOMOn-chip PDNIntrinsic Cap of IOChip Model Creation for Signal IntegrityChannel Connection&AnalysisJEDEC Timing AnalysisPG Noise AnalysisJitter AnalysisPackage/Board in SIwaveRLCG/S-parameter.Enables package/system designer to do full bank PDN aware signal integrity analysis.Pr

12、event under/over design due to CSM which has all chip level infoAnsys Chip Signal Modeling9 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017Demo Video:Extract Parasitic of Board PDN via SIwave-CPA10 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017ANSYS Chip Signal Modeling Chip Model generation for DDR timing a

13、nd EMI Chip&System level signal Integrity simulation Target User:Package designer,Chip DDRPHY orIO designer Validation includes JEDEC compatible timing,noise,jitter,slew reporting covering single ended and differential type IOs Customized 3DIC,HBM,WLP(Wafer Level Package)target CSM generation&valida

14、tionANSYS CSMIO model (CIOM/IBIS/Xtor)generationOn-die PDN modelingModel Validation through system level analysisAdvanced CSM for System level EMI analysisIO-CPMgenerationChip Signal Model generation11 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017ANSYS CSM GUI OverviewCIOM Generation and ValidationDeca

15、p ModelingOn-die PDN parasitic extractionCSM Creation&Channel Connection for ValidationCSM Validation through system level analysisJitter Analysis based on Jedec Spec12 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017Chip Signal Model Creation and Validation FlowCIOM Generation and ValidationIO Decap Mode

16、lingParasitic Extraction and Power IntegrityAnalysis of on-chip PDNCSM(Chip Signal Model)CreationSimulation env.set up for CSM validation1234513 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017What-if analysis for DDRPHY IO/Decap OptimizationIO/Decap/Core Instance can be newly defined or added;User-define

17、d cell instances are placed in DDRPHY.IO InstanceCore Instance14 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017Decap Instance Enables to generate various types of CSM withdifferent optimization case;User can do performance check through channel simulation and select the best case.Demon Video:CSM Model C

18、reation of DDR Design15 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017Channel Connection&Auto Simulation Test bench CreationCSM and all parasitic models from SIwave enables auto electrical connection between driver dies,Package and Board to receiver through CPP(Chip Package Protocol)header16 2017 ANSYS,

19、Inc.August 3,2017ANSYS UGM 2017New Virtual Compliance GUI Overview1.Each report cell can pop-up a waveform viewer window2.Right click menu can export HTML format report.Report list windowRight clickmenuCompliance test windowWaveform viewerWindowMessage windowTCL command window1217 2017 ANSYS,Inc.Aug

20、ust 3,2017ANSYS UGM 2017Reporting Tables OverviewVirtual Compliance ToolkitSelf DelayData Valid WindowNoisePeriod eye JitterSlew RateValid Transition TimeEye Diagram TimingWaveform TimingTrigger eye JitterClock Jitter18 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017RLC ModelPrototype Package&Board Chann

21、el ModelTransmission LineEnables to predict performance check at the early design stageInstantaneous impedance(Z0)is auto decided by RLC in the RLC ModelRLC&Z0 have been generated by geometrydefine in the Transmission Line ModelAs for multiple channel,mutual coupling effects can be defined between channels19 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017Demonstration Video20 2017 ANSYS,Inc.August 3,2017ANSYS UGM 2017感谢聆听感谢聆听

侵权处理QQ:3464097650--上传资料QQ:3464097650

【声明】本站为“文档C2C交易模式”,即用户上传的文档直接卖给(下载)用户,本站只是网络空间服务平台,本站所有原创文档下载所得归上传人所有,如您发现上传作品侵犯了您的版权,请立刻联系我们并提供证据,我们将在3个工作日内予以改正。


163文库-Www.163Wenku.Com |网站地图|